## K. J. Somaiya College of Engineering, Mumbai-77 (Autonomous College Affiliated to University of Mumbai)

## End Semester Exam AUGUST 2021

Max. Marks: 50

Duration: 1 Hr. 45 Min.

Class: SYB.Tech

Name of the Course: Computer Organization and Architecture

Semester: III

Branch: Computers

Course Code: UCC303

## Instructions:

(1) All questions are compulsory

(2) Draw neat diagrams

(3) Assume suitable data if necessary

| Question |                                                                                                            | Max    |
|----------|------------------------------------------------------------------------------------------------------------|--------|
| No.      |                                                                                                            | Marks  |
| Q 1(A)   | Objective /MCQ                                                                                             |        |
| Q1.1     | Which of the following is not a hardware component of computer?                                            | 1 Mark |
|          | A.Memory                                                                                                   |        |
|          | B.Scanner                                                                                                  |        |
|          | C.Software                                                                                                 |        |
| 01.2     | D.CPU                                                                                                      | 435    |
| Q1.2     | The branch of study that deals with the computer system's conceptual design and basic overview is known as | 1 Mark |
|          | A.Computer Anatomy                                                                                         |        |
|          | B.Computer Architecture                                                                                    |        |
|          | C.Computer OS                                                                                              |        |
|          | D.Computer interface                                                                                       |        |
| Q1.3     | Which of the following is not the form of registers?                                                       | 1 Mark |
|          | A.Accumulator                                                                                              |        |
|          | B.General purpose register                                                                                 |        |
|          | C.Special purpose register                                                                                 |        |
|          | D.Cache                                                                                                    |        |
| Q1.4     | Which of the following Special purpose register holds the address of next instructions to be executed?     | 1 Mark |
|          | A.Program Counter                                                                                          |        |
|          | B.Instruction Register                                                                                     |        |
|          | C.Stack pointer                                                                                            |        |
|          | D.Base Register                                                                                            |        |

| Q1.5   | A shared communication path consisting of one or more connection lines                                                             | 1 Mark   |
|--------|------------------------------------------------------------------------------------------------------------------------------------|----------|
|        | between registers is known as                                                                                                      |          |
|        | A.Transistor  P. Integrated Circuits                                                                                               |          |
|        | B.Integrated Circuits C.Bus                                                                                                        |          |
| İ      | D.Register Transfer                                                                                                                |          |
| Q1.6   | The unit needed to perform the logical micro-operation such as OR, AND, XOR, etc on individual pair of bits stored in registers is | 1 Mark   |
|        | A.Arithmetic Unit                                                                                                                  |          |
|        | B.Control Unit                                                                                                                     |          |
|        | C.Logic Unit                                                                                                                       |          |
|        | D.All of the above                                                                                                                 |          |
| Q1.7   | The important parameter in choosing a memory is                                                                                    | 1 Mark   |
|        | A.Capacity                                                                                                                         |          |
|        | B.Speed                                                                                                                            |          |
|        | C.Bandwidth                                                                                                                        |          |
|        | D.All of the above                                                                                                                 |          |
| Q1.8   | The processing required for a single instruction is called                                                                         | 1 Mark   |
|        | A.instruction cycle                                                                                                                |          |
|        | B.processing cycle                                                                                                                 |          |
|        | C.unary cycle                                                                                                                      |          |
| Q1.9   | D.data cycle The I/O Devics are also known as                                                                                      | 1 Mark   |
| Q1.7   | A.Framework                                                                                                                        | 1 Wark   |
|        | B.Peripherals                                                                                                                      |          |
|        | C.Firmware                                                                                                                         |          |
|        | D.Software                                                                                                                         |          |
| Q1.10  | MIMD computer is called if the degree of interactions among                                                                        |          |
|        | processors is high.                                                                                                                |          |
|        | A.uniform memory access                                                                                                            |          |
|        | B.non-uniform memory access                                                                                                        |          |
|        | C.dynamic memory access                                                                                                            |          |
|        | D.random memory access                                                                                                             | 1 Mark   |
| Q1 (B) | Attempt any FIVE questions out of the following (any 5 out of 7)                                                                   | 10 Marks |
| Q1.1   | Define Bus? List types of buses                                                                                                    | 2 Marks  |
| Q1.2   | What is difference between Paging & Segmentation.                                                                                  | 2 Marks  |
| Q1.3   | What is the importance of IEEE-745 floating point representation?                                                                  | 2 Marks  |
| Q1.4   | Brief about Cache                                                                                                                  | 2 Marks  |
| Q1.5   | Why is Virtual memory not real?                                                                                                    | 2 Marks  |
| Q.1.6  | Mention the Flynn's classification.                                                                                                | 2 Marks  |
| Q1.7   | What are RAID Levels?                                                                                                              | 2 Marks  |
| Q. 2   | Solve using Non Restoring Division for M=15, Q= 25<br>OR                                                                           | 10 Marks |
|        | Solve Booths recoding for M= 19 and Q= 5                                                                                           |          |
| Q. 3   | Draw a neat diagram and explain Micro programmed Control unit and its components                                                   | 10 Marks |
| Q. 4   | What are pipeline hazards? Explain the types with an example                                                                       | 10 Marks |